# BCA- Fundamentals of Digital Systems-

## FOR BCA OFF CAMPUS

1. What does a decimal number represents?

D. None of the above

## Unit-1

| A     | . Ç  | Quality                                                                    |
|-------|------|----------------------------------------------------------------------------|
| В     | . Ç  | Quantity                                                                   |
| C     | . P  | Position                                                                   |
| D     | . N  | None of the above                                                          |
| 2. Wł | ny t | the decimal number system is also called as positional number system?      |
| A     | . S  | since the values of the numbers are decided by multiplying the values.     |
| В     | . S  | since the values of the numbers are decided by the weight of the values.   |
| C     | . S  | Since the values of the numbers are decided by adding the values.          |
| D     | . S  | since the values of the numbers are decided by the position of the values. |
| 3. In | bina | ary number system a digit ranges from                                      |
| A     | . 0  | to 9                                                                       |
| B     | . 0  | to 1                                                                       |
| C     | . 0  | to 15                                                                      |
| D     | . 0  | to 7                                                                       |
| 4. Ho | w c  | can you represent a decimal point?                                         |
| A     | . В  | By a series of coefficients.                                               |
| В     | . В  | By weight decided by its position.                                         |
| C     | . В  | By location as well as base                                                |

| 5. A digit in base R will have a range from                                                                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A. 1 to R-1                                                                                                                                                             |
| B. 0 to R-1                                                                                                                                                             |
| C. 1 to R+1                                                                                                                                                             |
| D. 0 to R+1                                                                                                                                                             |
|                                                                                                                                                                         |
| 6. Conversion from any base to decimal base is done by each digit by its corresponding weight and then all the individual products to get the equivalent decimal value. |
| A. Multiplying, Adding                                                                                                                                                  |
| B. Adding, Multiplying                                                                                                                                                  |
| C. Dividing, Adding                                                                                                                                                     |
| D. Adding, Subtracting                                                                                                                                                  |
| 7. Which method is used to convert a number from an octal base to decimal base?                                                                                         |
| A. Direct conversion method                                                                                                                                             |
| B. Decimal equivalent method                                                                                                                                            |
| C. Octal equivalent method                                                                                                                                              |
| D. Positional notation method                                                                                                                                           |
| 8. In which conversion the product of number 16 raised by the location and                                                                                              |
| then add all the products to get the final decimal value?                                                                                                               |
|                                                                                                                                                                         |
| A. Octal to decimal                                                                                                                                                     |
| B. Binary to Decimal                                                                                                                                                    |
| C. Hexadecimal to decimal                                                                                                                                               |
| D. None of the above                                                                                                                                                    |
|                                                                                                                                                                         |
| 9. Binary numbers can be converted into equivalent octal numbers by making groups of three bits                                                                         |
| A. Starting from the MSB                                                                                                                                                |
| B. Starting from the LSB                                                                                                                                                |

| C. Ending                       | at the MSB                                                                                                |
|---------------------------------|-----------------------------------------------------------------------------------------------------------|
| D. Ending                       | at the LSB                                                                                                |
| 10. What is the                 | e octal equivalent of 5 <sub>8</sub> , 3-bit binary number?                                               |
| A. 010 <sub>2</sub>             |                                                                                                           |
| B. 110 <sub>2</sub>             |                                                                                                           |
| C. $000_2$                      |                                                                                                           |
| D. 101 <sub>2</sub>             |                                                                                                           |
|                                 | onversion from binary to hexadecimal, if the last group does not have 4 padded with to make it four bits. |
| A. Zeros                        |                                                                                                           |
| B. Ones                         |                                                                                                           |
| C. Two ze                       | eros and two ones                                                                                         |
| D. One ze                       | ero and three ones                                                                                        |
| 12. What is the                 | e hex equivalent of 9 <sub>16</sub> , a 4-bit binary number?                                              |
| A. 1111 <sub>2</sub>            |                                                                                                           |
| B. 1001 <sub>2</sub>            |                                                                                                           |
| C. 0110 <sub>2</sub>            |                                                                                                           |
| D. 1100 <sub>2</sub>            |                                                                                                           |
| 13. The sign in the integers co | nformation has to be encoded along with the to represent ompletely.                                       |
| A. No. of                       | bits                                                                                                      |
| B. Positio                      | on.                                                                                                       |
| C. Magni                        | <mark>tude</mark>                                                                                         |
| D. Weigh                        | t                                                                                                         |
| 14. Which one                   | e is the possible technique for representing signed integers?                                             |
| A. Signed                       | Magnitude Representation                                                                                  |

| <b>D</b> .                              | Diminished Radix-Complement Representation                                                                                                                                                              |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C.                                      | Radix-Complement Representation                                                                                                                                                                         |
| D.                                      | All of the above                                                                                                                                                                                        |
|                                         |                                                                                                                                                                                                         |
| 15. Wh                                  | at is used to represent the signed magnitude?                                                                                                                                                           |
|                                         |                                                                                                                                                                                                         |
| A.                                      | MSB                                                                                                                                                                                                     |
| B.                                      | LSB                                                                                                                                                                                                     |
| C.                                      | Both                                                                                                                                                                                                    |
| D.                                      | None of the above                                                                                                                                                                                       |
|                                         |                                                                                                                                                                                                         |
| 16. WI                                  | hat is the corresponding hex number of the signed magnitude -127?                                                                                                                                       |
|                                         |                                                                                                                                                                                                         |
|                                         | $(7F)_{16}$                                                                                                                                                                                             |
|                                         | (FF) <sub>16</sub>                                                                                                                                                                                      |
| C.                                      | $(00)_{16}$                                                                                                                                                                                             |
| D.                                      | $(80)_{16}$                                                                                                                                                                                             |
|                                         | at are the two ways of representing the 0 with signed magnitude                                                                                                                                         |
| represe                                 | entation?                                                                                                                                                                                               |
| _                                       |                                                                                                                                                                                                         |
| A.                                      | entation?                                                                                                                                                                                               |
| A.<br>B.                                | -0 and -0                                                                                                                                                                                               |
| A.<br>B.<br>C.                          | -0 and -0<br>+0 and +0                                                                                                                                                                                  |
| A.<br>B.<br>C.                          | -0 and -0<br>+0 and +0<br>-0 and +0                                                                                                                                                                     |
| A.<br>B.<br>C.<br>D.                    | -0 and -0<br>+0 and +0<br>-0 and +0                                                                                                                                                                     |
| A.<br>B.<br>C.<br>D.                    | -0 and -0 +0 and +0 -0 and +0 None of the above                                                                                                                                                         |
| A.<br>B.<br>C.<br>D.                    | -0 and -0 +0 and +0 -0 and +0 None of the above                                                                                                                                                         |
| A.<br>B.<br>C.<br>D.<br>18. (FA         | -0 and -0 +0 and +0 -0 and +0 None of the above  A) <sub>16</sub> is the one's complement representation of -5.                                                                                         |
| A. B. C. D. 18. (FA                     | -0 and -0 +0 and +0 -0 and +0 None of the above  A) <sub>16</sub> is the one's complement representation of -5.                                                                                         |
| A. B. C. D. 18. (FA                     | -0 and -0 +0 and +0 -0 and +0 None of the above  A) <sub>16</sub> is the one's complement representation of -5.  4-bit 8-bit                                                                            |
| A. B. C. D. 18. (FA                     | -0 and -0 +0 and +0 -0 and +0 None of the above  A) <sub>16</sub> is the one's complement representation of -5.  4-bit  8-bit 16-bit                                                                    |
| A. B. C. D. 18. (FA A. B. C. D. 19. 2's | -0 and -0 +0 and +0 -0 and +0 None of the above  A) <sub>16</sub> is the one's complement representation of -5.  4-bit  8-bit 16-bit 2-bit  complement is used to represent signed integers, especially |
| A. B. C. D. 18. (FA A. B. C. D.         | -0 and -0 +0 and +0 -0 and +0 None of the above  A) <sub>16</sub> is the one's complement representation of -5.  4-bit  8-bit 16-bit 2-bit  complement is used to represent signed integers, especially |

|            | A.          | Negative                                                                                                                |
|------------|-------------|-------------------------------------------------------------------------------------------------------------------------|
|            | B.          | Positive                                                                                                                |
|            | C.          | Both A and B                                                                                                            |
|            | D.          | None of the above                                                                                                       |
| 20.<br>rep | In<br>orese | , to encode a negative number, first the binary entation of its magnitude is taken, complement each bit and then add 1. |
|            | A.          | Signed integer representation                                                                                           |
|            | B.          | 1's complement representation                                                                                           |
|            | C.          | 2's complement representation                                                                                           |
|            | D.          | Radix complement representation                                                                                         |
| 21.        | Wł          | nich one of the following is the type of complement for each base R system?                                             |
|            | A.          | Diminished radix-complement representation [(R – 1)'s complement]                                                       |
|            | B.          | Radix- complement representation [R's complement]                                                                       |
|            | C.          | 1's and 2's complement representation                                                                                   |
|            | D.          | Both A and B                                                                                                            |
| 22.        | Foi         | r subtraction of binary number, subtract the                                                                            |
|            | A.          | Minuend from the subtrahend digit                                                                                       |
|            | B.          | Subtrahend digit from the minuend                                                                                       |
|            | C.          | MSB from the LSB                                                                                                        |
|            | D.          | None of the above                                                                                                       |
|            |             | nich of the following condition is true for determining overflow condition in 2's ement?                                |
|            | A.          | When adding two positive numbers gives a negative result or when two negatives give a positive result.                  |
|            | B.          | If sign bit (MSB) of result and sign bit of two operands are of different signs.                                        |

C. The '1' in the MSB position indicates a negative number after adding two

D. All of the above

positive numbers.

| 24. What does the leftmost bit represents, according to the IEEE standards?    |
|--------------------------------------------------------------------------------|
| A. Sign of the number                                                          |
| B. Position of the number                                                      |
| C. Weight of the number                                                        |
| D. None of the above                                                           |
| 25. Floating-point numbers are those numbers, which include                    |
| A. Decimals                                                                    |
| B. Fractional parts                                                            |
| C. Integer values                                                              |
| D. All of the above                                                            |
| 26. The binary representation of 0.875 is 0 01111110 1100000000000000000000000 |
| A. 128- bit                                                                    |
| B. Excess 127                                                                  |
| C. 32- bit                                                                     |
| D. 16-bit                                                                      |
| 27. 1000001 represents as $(65)_{10}$ in which code?                           |
| A. ASCII code                                                                  |
| B. Straight binary code                                                        |
| C. Gray code                                                                   |
| D. BCD code                                                                    |
| 28. Binary Coded Decimal or BCD is also known as                               |
| A. 2841                                                                        |
| B. 4821                                                                        |
| C. 4281                                                                        |

# D. 8421

B. 8

| 29. In straight binary code, N-bits or N binary digits can representdifferent values. |
|---------------------------------------------------------------------------------------|
|                                                                                       |
| A. 2 <sup>N</sup>                                                                     |
| B. $2^{N+1}$                                                                          |
| C. $2^{N-1}$                                                                          |
| D. 2 <sup>N</sup> -1                                                                  |
| 30. What is the decimal representation of decimal number 5?                           |
| A. 0000                                                                               |
| B. 1001                                                                               |
| C. 0011                                                                               |
| D. 0101                                                                               |
| 31. Which of the following code is also known as reflected code?                      |
| A. Excess-3 codes                                                                     |
| B. Gray code                                                                          |
| C. Straight binary code                                                               |
| D. Error code                                                                         |
| 32. EXOR is the of the binary number.                                                 |
| A. MSB to the next bit                                                                |
| B. LSB to the next bit                                                                |
| C. MSB of the previous bit                                                            |
| D. LSB of the previous bit                                                            |
| 33. ASCII code is required for representing more than characters.                     |
| A. 16                                                                                 |

| C. 64<br>D. 32                                                                       |
|--------------------------------------------------------------------------------------|
| 34. Why the 8-bit (MSB) is added in EBCDIC?                                          |
| A. For carriage return                                                               |
| <ul><li>B. For making the total number of 1's odd</li><li>C. For line feed</li></ul> |
| D. For parity                                                                        |
| 35. What is the 8-bit EBCDIC representation of alphabet M?                           |
| A. 1100100                                                                           |
| B. 11001001                                                                          |
| C. 11010100                                                                          |
| D. 010001                                                                            |
| 36. What will be the result in BCD form if two binary numbers 599 and 984 are added? |
| A. 1583                                                                              |
| B. 8513                                                                              |
| C. 8421                                                                              |
| D. None of the above                                                                 |
| 37. Which of the following is not correct regarding EBCDIC?                          |
| A. It is used to represent more than 64 characters.                                  |
| B. It is a 7-bit code.                                                               |
| C. A maximum of 128 different characters can be represented by this code.            |
| D. None of the above                                                                 |
| 38. The MSB of is same as the MSB of the corresponding Gray code.                    |

B. Excess-3 code

A. Alphanumeric code

| ъ.           |       |               | 1         |
|--------------|-------|---------------|-----------|
| H 11         | narr  | co            | de        |
| $\mathbf{D}$ | nai v |               | uc        |
|              | Bi    | <b>Binary</b> | Binary co |

- D. Gray code
- 39. How can you represent  $(08)_{10}$  in BCD?

### A. 0000 1000

- B. 0010 0011
- C. 1001 0010 0001
- D. 1001 0010
- 40. In N-bits, you can represent the signed integers ranging from \_\_\_\_\_\_.
  - A.  $2^{(N-1)}$  to  $2^{(N+1)}$
  - B.  $-2^{(N-1)}$  to  $2^{(N-1)}$  -1
  - C.  $2^{(N+1)}$  to  $2^{(N-1)} + 1$
  - D.  $2^{(N)}$  to  $2^{(N+1)}$
- 41. How -5 is represented in hex format in 2's complement in 8-bits?

#### A. (FB)<sub>16</sub>

- B.  $(7F)_{16}$
- C. (FF)<sub>16</sub>
- D.  $(FA)_{16}$
- 42. To convert \_\_\_\_\_\_, write the number to be converted, placing each digit under the proper position.
- A. Any base to decimal base
- B. Hexadecimal number to decimal base
- C. Decimal base to octal base
- D. Octal base to decimal base
- 43. In which type of conversion, binary numbers can be converted into equivalent octal numbers by making groups of three bits starting from the LSB, moving towards the MSB of the number and then replacing each group of three bits by its octal representation.

| A. Conversion of decimal fraction to any base                                                      |
|----------------------------------------------------------------------------------------------------|
| B. Conversion from decimal base to any base                                                        |
| C. Direct conversion from binary to hexadecimal                                                    |
| D. Direct conversion from binary to octal                                                          |
|                                                                                                    |
| 44. What is the 9's complement of $(0.3267)_{10}$ ?                                                |
|                                                                                                    |
| A. 47.479                                                                                          |
| B. 0.6352                                                                                          |
| C. 0.6732                                                                                          |
| D. 1.4563                                                                                          |
|                                                                                                    |
| 45. In subtraction of binary numbers, if the subtrahend digit is greater than the                  |
| minuend, then borrow from a significant bit.                                                       |
|                                                                                                    |
| A. Lower                                                                                           |
| B. Higher                                                                                          |
| C. First                                                                                           |
| D. None of the above                                                                               |
|                                                                                                    |
| 46. Which of the following cases leads to the overflow condition in addition using 2's complement? |
| complement:                                                                                        |
| A. Addition of two positive numbers, which results in sum $\geq 2^{n-1}$                           |
| B. Addition of two positive numbers, which results in sum $< 2^{n-1}$                              |
| C. Addition of two negative numbers, $ \text{sum}  \le 2^{n-1}$                                    |
| D. Addition of two negative numbers, $ \text{sum}  \le 2^{n-1}$                                    |
| D. Addition of two negative numbers, isum > 2                                                      |
| 47. Which of the following case is known as end-around carry addition?                             |
| 47. Which of the following ease is known as end-around earry addition:                             |
| A. Addition of two positive numbers, which results in sum $\geq 2^{n-1}$                           |
| B. Addition of two positive numbers, which results in sum $\leq 2^{n-1}$                           |
| C. Addition of positive and negative numbers (–ve number largest magnitude).                       |
| D. Addition of positive and negative numbers (+ve number largest magnitude).                       |
| 2. Hadition of positive and negative named to (1 ve named nagot magnitude).                        |

| 48. In, subtraction of positive numbers using radix complement representation $(M-N)$ , If number of digits are not same in M and N how can you make them equal? |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A. By appending 1 at the end                                                                                                                                     |
| B. By appending 1 at the beginning                                                                                                                               |
| C. By appending 0 at the beginning                                                                                                                               |
| D. By appending 0 at the end                                                                                                                                     |
| 49. Which sign bit is used for representing the positive sign in floating point representation?                                                                  |
| A. 0                                                                                                                                                             |
| B. 1                                                                                                                                                             |
| C. Either A or B                                                                                                                                                 |
| D. None of the above                                                                                                                                             |
| 50. How can you represent = in 8-bit EBCDIC representation?                                                                                                      |
| A. 01111111                                                                                                                                                      |
| B. 01111110                                                                                                                                                      |
| C. 01011100                                                                                                                                                      |
| D. 01101011                                                                                                                                                      |
| Unit 2-                                                                                                                                                          |
| 1. Logic High at the output is treated as gate                                                                                                                   |
| (A) On (B) Off (C) 0 (D) None of the above                                                                                                                       |
| 2. In digital electronics, the 'ON' state is often represented by 1                                                                                              |
| (A) 0<br>(B) 1<br>(C) 2<br>(D) 3                                                                                                                                 |

| 3. | The basic logic gates are NOT, AND,,                                   | and          |
|----|------------------------------------------------------------------------|--------------|
|    | (A) OR (B) XOR (C) XNOR (D) All of the above                           |              |
| 4. | The output of the NOT gate is always theinput.                         | _ of the     |
|    | (A) Same (B) Negation (C) Opposite (D) Both (B) and (C)                |              |
| 5. | A basic AND gate consists ofinputs and an output.                      |              |
|    | (A) One<br>(B) Zero<br>(C) Two<br>(D) Ten                              |              |
| 6. | In the AND gate, the output is 'High' or gate is 'On' only if both the | inputs are   |
|    | (A) Fluctuating (B) Low (C) Medium (D) High                            |              |
| 7. | Symbol: F = A.B, where '.' implies operation.                          |              |
|    | (A) OR (B) AND (C) XOR (D) NOR                                         |              |
| 8. | A basic OR gate is a two input, output gate.                           |              |
|    | (A) Two (B) Infinity (C) Single (D) Zero                               |              |
| 9. | The OR gate output is 0 only when both the inputs are                  | <del>-</del> |
|    | (A) Minus<br>(B) 2<br>(C) 1                                            |              |

(D) 0

| 10. Symbol: $F = A + B$ , where '+' implies operation.                             |
|------------------------------------------------------------------------------------|
| (A) OR (B) AND (C) NAND (D) XOR                                                    |
| 11. A gate related to the OR gate is the or                                        |
| (A) NOR (B) XOR Gate (C) Exclusive OR Gate (D) Both (B) and (C)                    |
| 12. The XOR output is 1 if the inputs are                                          |
| (A) Different (B) Same (C) Finite (D) Infinite                                     |
| 13. Symbol: $F = A \oplus B$ , where ' $\oplus$ ' implies operation.               |
| (A) OR (B) XOR (C) NOR (D) NAND                                                    |
| 14. In addition to the NOT, AND, OR and XOR gates more common gates are available. |
| (A) Four (B) One (C) Two (D) Three                                                 |
| 15. For multi-input AND and NAND gates, the unused input pin should not be left    |
| (A) ON (B) Connected (C) Unconnected. (D) None of the above                        |

| 16. For multi-input XNOR gate, the output is Logic High when the total number of Logic High in the inputs signals is                                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (A) Infinity (B) Zero (C) Odd (D) Even                                                                                                                         |
| 17. When one of the inputs of two-input a XOR gate is Logic High, the output will be of the other input.                                                       |
| (A) NOR (B) NOT (C) XOR (D) None of the above                                                                                                                  |
| 18. When one of the inputs of two-input XOR gates is Logic Low, the output will be theas the other input.  (A) Same (B) Different (C) Common (D) All the above |
| 19. When a logic circuit diagram is given, you can analyse the circuit to obtain the                                                                           |
| (A) Result (B) Input (C) Logic Expression (D) None of the above                                                                                                |
| 20. Boolean algebra is named after, who used it to study human logical reasoning.                                                                              |
| <ul><li>(A) Anderson, Mary</li><li>(B) Acharya Kanad</li><li>(C) Dickson, Earle</li><li>(D) George Boole</li></ul>                                             |
| 21. For every x, y in B,<br>n x + y = y + x<br>n x. y = y. x                                                                                                   |
| (A) Commutative Law (B) Complement (C) Closure (D) None of the above                                                                                           |

| 22. Every valid Boolean expression (equality) remains valid if the operators and identity elements are interchanged. |
|----------------------------------------------------------------------------------------------------------------------|
| (A) Distributive Law (B) Complement (C) Duality Principle (D) None of the above                                      |
| 23. For every x, y in B,     n x + y     n x. y                                                                      |
| (A) Closure (B) Hand-held (C) Commutative Law (D) Identities                                                         |
| 24. Ais a table, which consists of every possible combination of inputs and its corresponding outputs.               |
| (A) Last table (B) Truth Table (C) K- Map (D) None of the above                                                      |
| 25. In the truth table formation, inputs are taken as A <sub>1</sub> A <sub>0</sub> for A input andfor B input.      |
| $(A) A_1 B_1$ $(B) A_0 B_1$ $(C) B_0 B_1$ $(D) B_1 B_0$                                                              |
| 26. The Boolean expression for the output $F_1$ will be $F_1 = x$ . y. z'. This isform.                              |
| (A) Product-of-Sum (B) Sum-of-Products (C) Straight (D) None of the above                                            |
| 27. For a function F, the complement of this function F' is obtained by interchanging 1 with                         |
| (A)0<br>(B) 100<br>(C) 110<br>(D) One-Fourth                                                                         |

| 28. A variable on its own or in its complemented form is known as a                          |
|----------------------------------------------------------------------------------------------|
| (A) Product Term (B) Literal (C) Sum Term (D) All of the above                               |
| 29. It is a single literal or a logical product (AND) of several literals.                   |
| (A) SOP (B) POS (C) Literal (D) Product Term                                                 |
| 30. It is a sum term or a logical product (AND) of several sum terms.                        |
| (A) SOP (B) Minterm (C) POS (D) Either (A) or (B)                                            |
| 31. Maxterm is the sum ofof the corresponding Minterm with its literal complemented.         |
| (A) Terms (B) Words (C) Numbers (D) None of the above                                        |
| 32. Canonical form is a unique way of representing                                           |
| (A) SOP (B) Minterm (C) Boolean Expressions (D) A page                                       |
| 33. Maxterms of a function are the terms for which the result is                             |
| (A) Numerical (B) Words (C) Characters (D) 0                                                 |
| 34. A Karnaugh map (K-map) is an abstract form of diagram, organized as a matrix of squares, |
| (A) Venn Diagram (B) Cycle Diagram (C) Block diagram                                         |

| 35. There are Minterms for 3 variables (a, b, c).                                                                    |
|----------------------------------------------------------------------------------------------------------------------|
| (A) 0<br>(B) 2<br>(C) 8<br>(D) None of the above                                                                     |
| 36. There are cells in a 4-variable K-map.                                                                           |
| (A) 12<br>(B) 16<br>(C) 18<br>(D) All of the above                                                                   |
| 37. The K-map based Boolean reduction is based on the following Unifying Theorem: $A + A' = 1$                       |
| (A) Impact (B) Non Impact (C) Force (D) None of the above                                                            |
| 38. Each product term of a group, w'.x.y' and w.y, represents thein that group.                                      |
| (A) Input (B) POS (C) Sum-of-Minterms (D) Both (A) and (B)                                                           |
| 39. The prime implicant, which has at least one element that is not present in an other implicant, is known as       |
| (A) Essential Prime Implicant (B) Implicant (C) Complement (D) All of the Above                                      |
| 40. Product-of-Sums expressions can be implemented using                                                             |
| (A) 2-level OR-AND logic circuits (B) 2-level NOR logic circuits (C) 2-level XOR logic circuits (D) Both (A) and (B) |

(D) Triangular Diagram

| 41. Each group of adjacent Minterms (group size in powers of twos) corresponds to a possible product term of the given                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (A) Function (B) Value (C) Set (D) None of the above                                                                                                                                                                                                                                                                                                        |
| 42. How to find the Simplest SOP expression?                                                                                                                                                                                                                                                                                                                |
| <ul> <li>(A) Circle all odd implicants on the K-map.</li> <li>(B) Identify and delete all essential prime implicants for the cover.</li> <li>(C) Select a maximum subset of the remaining prime implicants to complete the cover, that is, to cover those Minterms not covered by the essential prime implicants.</li> <li>(D) None of the above</li> </ul> |
| 43. Don't care conditions can be used for simplifying Boolean expressions in                                                                                                                                                                                                                                                                                |
| (A) Examples (B) Terms (C) K-maps (D) Either (A) or (B)                                                                                                                                                                                                                                                                                                     |
| 44. It should be kept in mind that don't care terms should be used along with the terms that are present in                                                                                                                                                                                                                                                 |
| (A) Minterms (B) Maxterm (C) K-Map (D) None of the above                                                                                                                                                                                                                                                                                                    |
| 45 expressions can be implemented using either (1) 2-level AND-OR logic circuits or (2) 2-level NAND logic circuits.                                                                                                                                                                                                                                        |
| (A) POS (B) Literals (C) (SOP) (D) All of the above                                                                                                                                                                                                                                                                                                         |
| 46. Using the transformation method discussed, you can realize any POS realization of OR-AND with only.                                                                                                                                                                                                                                                     |
| (A) XOR (B) NAND (C) AND (D) NOR                                                                                                                                                                                                                                                                                                                            |

| 47     | There are many situations in logic design in which simplification of logic expression is possible in terms of XOR and operations. |
|--------|-----------------------------------------------------------------------------------------------------------------------------------|
|        | (A) XNOR                                                                                                                          |
|        | (B) XOR                                                                                                                           |
|        | (C) NOR                                                                                                                           |
|        | (D) All of the above                                                                                                              |
| 48     | These logic gates are widely used in design, and therefore are available in IC form.                                              |
|        | (A) Circuit                                                                                                                       |
|        | (B) Digital                                                                                                                       |
|        | (C) Analog                                                                                                                        |
|        | (D) Block                                                                                                                         |
| 49     | . In case of XOR/XNOR simplification, you have to look for the following                                                          |
|        | (A) Diagonal Adjacencies                                                                                                          |
|        | (B) Offset Adjacencies                                                                                                            |
|        | (C) Straight Adjacencies                                                                                                          |
|        | (D) Both (A) and (B)                                                                                                              |
| 50     | . Entries known as mapping.                                                                                                       |
|        | (A) Diagonal                                                                                                                      |
|        | (B) Straight                                                                                                                      |
|        | (C) K                                                                                                                             |
|        | (D) None of the above                                                                                                             |
|        |                                                                                                                                   |
| Unit 3 | <mark>3-</mark>                                                                                                                   |
| 1.     | It is a simple combinational digital circuit built from logic gates                                                               |
|        | (A)Full Adder                                                                                                                     |
|        | (B) Half Adder                                                                                                                    |
|        | (C) Null Adder                                                                                                                    |
|        | (D) None of the above                                                                                                             |
| 2.     | It is used to subtract two inputs having more than one bit                                                                        |
|        | (A) Full Subtractor Circuit                                                                                                       |
|        | (B) Half Subtractor                                                                                                               |
|        | (C) Multiplexer                                                                                                                   |
|        | (D) Counter                                                                                                                       |

| 3. | It is a circuit, which subtracts two inputs each of one bit                                                           |
|----|-----------------------------------------------------------------------------------------------------------------------|
|    | (A) Full Subtractor (B) Full Adder (C) Half Subtractor (D) All of the above                                           |
| 4. | A code converter circuit converts the code of one form to another form                                                |
|    | (A) Encoder (B) Code Converter (C) Decoder (D) Both (B) and (C)                                                       |
| 5. | It is the converse of decoding and contains $2^n$ (or fewer) input lines and n output lines                           |
|    | (A) Subtractor (B) Decoder (C) Multiplexer (D) Encoder                                                                |
| 6. | It directs data from input to a selected output line                                                                  |
|    | (A) Demultiplexer (B) Multiplexer (C) Coder (D) Both (A) and (B)                                                      |
| 7. | It is a very useful combinational circuit used in communication systems                                               |
|    | (A) Parity bit Checker (B) Parity bit Generator (C) Parity bit (D) Both (A) and (B)                                   |
| 8. | This converter deals with converting binary code to gray code                                                         |
|    | (A) Binary to Gray Code Converter (B) Gray to Binary Code Converter (C) Binary Code Converter (D) Gray Code Converter |
| 9. | It compares two n-bit values to determine whether one of them is greater or if they are equal                         |
|    | (A) Calculator (B) Multiplexer (C) Comparator                                                                         |

- (D) None of the above
- 10. It is a circuit, which has a number of input lines and selection lines with one output line
  - (A) Sequential Circuit
  - (B) Multiplexer
  - (C) Counter
  - (D) All of the above
- 11. It is a circuit, which can remember values for a long time or change values when required
  - (A) Ripple
  - (B) Counter
  - (C) Circuit
  - (D) Memory Element
- 12. It is a sequential circuit that cycles through a sequence of states
  - (A) Multiplexer
  - (B) Demultiplexer
  - (C) Counter
  - (D) Ripple
- 13. It is a counter where the flip-flops do not change states at exactly the same time, as they do not have a common clock pulse.
  - (A) Asynchronous Ripple Counter
  - (B) Synchronous Ripple Counter
  - (C) Counter
  - (D) All of the above
- 14. It is a bi-directional counter capable of counting in either of the direction depending on the control signal
  - (A) Up Synchronous Counter
  - (B) Down Synchronous Counter
  - (C) Synchronous Counter
  - (D) Both (A) and (B)
- 15. In this logic, output depends not only on the current inputs but also on the past input values. It needs some type of memory to remember the past input values
  - (A) Logical Circuit
  - (B) Connected Circuit
  - (C) Sequential Circuit
  - (D) Parallel Circuit

| 16. | It consists of two-level AND-OR circuits on a single chip                                                                                                                                                                  |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | (A) PLA (B) PAL (C) ALP (D) None of the above                                                                                                                                                                              |
| 17. | It is a programmable array of logic gateson a single chip in AND-OR configuration                                                                                                                                          |
|     | (A) PLA (B) PAL (C) XOR APL (D) All of the above                                                                                                                                                                           |
| 18. | In a combinational circuit, each output depends entirely on theinputs to the circuit.                                                                                                                                      |
|     | (A) Same (B) Different (C) Common (D) Immediate                                                                                                                                                                            |
| 19. | In circuit, the output depends on both the <i>present</i> and the past inputs.                                                                                                                                             |
|     | (A) Parallel (B) Sequential (C) Combinational (D) None of the above                                                                                                                                                        |
| 20. | The steps required for the analysis of combinational circuits are (A)Label the inputs and outputs. (B)Obtain the functions of intermediate points and the outputs. (C)Draw the truth table (D) All of the above            |
| 21. | IC chips based on packaging density are                                                                                                                                                                                    |
|     | <ul> <li>(A) Small-Scale Integration (SSI): Up to 12 gates.</li> <li>(B) Medium-Scale Integration (MSI): 12–99 gates.</li> <li>(C) Small- Scale Integration (SSI): Up to 14 gates</li> <li>(D) Both (A) and (B)</li> </ul> |
| 22. | While designing a digital system, the main objectives are                                                                                                                                                                  |
|     | <ul><li>(A) Low cost</li><li>(B) Less number of gates</li><li>(C) Increased Speed</li><li>(D) All of the above</li></ul>                                                                                                   |

| 23. There are two types of parity,  (A) Even (B) Odd (C) First (D) Both (A) and (B)                      |     |
|----------------------------------------------------------------------------------------------------------|-----|
| 24. Using a, and by interchanging input and output entries, year design a Gray to binary code converter. | you |
| (A) Last table (B) Truth Table (C) K- Map (D) None of the above                                          |     |
| 25. Circuits that are more complex can be built using the method                                         | d.  |
| (A) First- level (B) Digital Level (C) Block Level (D) None of the above                                 |     |
| 26. BCD-to-Excess-3 Code Conversion is a example of a                                                    |     |
| (A) 4-bit Parallel Adder (B) Sum-of-Products (C) 2- bit Parallel Adder (D) None of the above             |     |
| 27 can be performed through addition using the 2's complement method.                                    |     |
| <ul><li>(A) Division</li><li>(B) Multiplication</li><li>(C) Addition</li><li>(D) Subtraction</li></ul>   |     |
| 28. The four common and useful MSI circuits are                                                          |     |
| <ul><li>(A) Decoder</li><li>(B) Demultiplexer</li><li>(C) Encoder</li><li>(D) All of the above</li></ul> |     |
| 29. Codes are frequently used to represent                                                               |     |
| (A) Entities (B) POS (C) Literal (D) Product Term                                                        |     |

| 30. | Decoders often come with an enable signal, so that the device is only activated when the enable E equals to |
|-----|-------------------------------------------------------------------------------------------------------------|
|     | (A) 2<br>(B) 1<br>(C) 3<br>(D) Either (A) or (B)                                                            |
| 31. | When more than one input can be active, the priority must be used.                                          |
|     | (A) Terms (B) Words (C) Encoder (D) None of the above                                                       |
| 32. | The Boolean expression for the multiplexer can be derived by the inspection method.                         |
|     | (A) 6×1<br>(B) 3×1<br>(C) 5×1<br>(D) 4×1                                                                    |
| 33. | multiplexers can be constructed from smaller ones.                                                          |
|     | (A) Small (B) Larger (C) Dimultiplexers (D) All of the above                                                |
| 34. | A is a circuit, which can remember values for a long time or change values when required.                   |
|     | (A) Logical Circuit (B) Digital Circuit (C) Memory Element (D) Complex Circuit                              |
| 35. | A circuit is not suitable in the synchronous circuit design because of its transparency nature.             |
|     | (A) Latch (B) Parallel (C) Diagonal Circuit (D) None of the above                                           |
| 36. | There are basic types of flip-flop based on clock trigger.                                                  |

|     | (A) 2<br>(B) 6<br>(C) 8<br>(D) 4                                                                                                    |
|-----|-------------------------------------------------------------------------------------------------------------------------------------|
| 37. | The characteristic equation of any flip-flop describes the of the next state in terms of the present state and inputs.              |
|     | (A) Impact (B) Behavior (C) Path (D) None of the above                                                                              |
| 38. | The normal data inputs to a flip-flop (D, S and R, J and K, T) are referred to as inputs                                            |
|     | (A) Sequential (B) Asynchronous (C) Synchronous (D) Both (A) and (B)                                                                |
| 39. | Asynchronous inputs, just like synchronous inputs, can be engineered to be                                                          |
|     | (A) Active-Medium (B) Active-Low (C) Active-High (D) Both (B) and (C)                                                               |
| 40. | and Clear should not be 0 at the same time; otherwise, both the outputs will be 1, which is known as invalid state.                 |
|     | (A) Preset (B) Post set (C) Fixed (D) Both (A) and (B)                                                                              |
| 41. | Which table indicates the input conditions of the flip-flops necessary to cause all possible next state transitions of a flip-flop? |
|     | (A) T characteristic (B) Truth (C) Flip- flop excitation (D) Excitation                                                             |
| 42. | When a circuit is self- correcting?                                                                                                 |
|     | (A) If there are N-1 cycles among its unused states (B) If there are N-1 cycles among its used states                               |

|            | <ul><li>(C) If there are no cycles among its used states</li><li>(D) If there are no cycles among its unused states</li></ul>                                                             |  |  |  |  |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 43.        | A PLA consists of two-level circuits on a single chip.                                                                                                                                    |  |  |  |  |
|            | (A) AND-OR<br>(B) NOR-NAND<br>(C) XOR-AND<br>(D) OR-NAND                                                                                                                                  |  |  |  |  |
| 44.        | In which of the following types of counters, the flip-flops do not change states at exactly the same time?                                                                                |  |  |  |  |
|            | <ul> <li>(A) Decade counter</li> <li>(B) Asynchronous counter with MOD &lt; 2<sup>n</sup></li> <li>(C) Asynchronous ripple counter</li> <li>(D) Cascading asynchronous counter</li> </ul> |  |  |  |  |
| 45.        | The number of states through which the counter goes is also known as                                                                                                                      |  |  |  |  |
|            | (A) Counter (B) Latch circuit (C) Multiplexer (D) MOD number                                                                                                                              |  |  |  |  |
| 46.        | A digital communication system is used to transmit messages, which are in the form.                                                                                                       |  |  |  |  |
| (B)<br>(C) | Digital  Analog  Both (A) and (B)  None of the above                                                                                                                                      |  |  |  |  |
| 47.        | It contains an equal resistor or current source segment for each possible value of DAC output.                                                                                            |  |  |  |  |
|            | (A) Hybrid DAC (B) Binary weighted DAC (C) Segmented DAC (D) R-2R Ladder DAC                                                                                                              |  |  |  |  |
| 48.        | The total current can be converted into the corresponding voltage by using an                                                                                                             |  |  |  |  |
|            | (A) Op-Amp (B) Binary weighted ladder (C) Delta sigma DAC (D) Hybrid DAC                                                                                                                  |  |  |  |  |

| 49. | The number of resistors required for an N-bit DAC is 2N in the case of                                                                      |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------|
|     | <ul> <li>(A) Weighted resistor type DAC</li> <li>(B) Binary weighted DAC</li> <li>(C) Segmented DAC</li> <li>(D) R-2R ladder DAC</li> </ul> |
| 50. | The characteristics of a DAC, which are generally specified by the manufacturers                                                            |
|     | (A) Linearity (B) Resolution (C) Accuracy (D) All of the above                                                                              |
| 51. | To start the conversion in successive approximation DAC the programmer sets the MSB to and all other bits to                                |
|     | (A) 0, 0<br>(B) 0, 1<br>(C) 1, 0<br>(D) 1, 1                                                                                                |
| 52. | The major block(s) of the dual- slope ADC                                                                                                   |
|     | <ul><li>(A) Integrator</li><li>(B) Comparator</li><li>(C) Binary counter, switch drive</li><li>(D) All of the above</li></ul>               |
| 53. | A counter with 10 states                                                                                                                    |
|     | (A) Cascading asynchronous counter (B) Decade counter (C) Asynchronous ripple counter (D) Ripple counter                                    |
| 54. | In asynchronous flip-flop, and clear pin shows negation.                                                                                    |
|     | (A) Bubble at the rest (B) Active low preset (C) Clear input (D) Active high preset                                                         |
| 55. | It is a single input version of J-K flip-flop formed by tying both the inputs of J-K.                                                       |
|     | (A) D flip-flop<br>(B) S flip-flop                                                                                                          |

|        | (C) T flip-flop<br>(D) N flip-flop                                                                                                              |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 56.    | In flip-flop the arrow shows positive transition on the clock.                                                                                  |
|        | (A) Upward (B) Downward (C) Vertical (D) Horizontal                                                                                             |
| 57.    | Gated S-R latch is a combination of which latch and gate?                                                                                       |
|        | (A) J-K latch and NOR gate (B) S-R latch and NAND gate (C) S-R latch and NOR gate (D) J-K latch and NAND gate                                   |
| 58.    | Which of the following is the advantage of PLD over ICs?                                                                                        |
|        | <ul> <li>(A) Short design cycle.</li> <li>(B) Low development cost</li> <li>(C) Flexible to experiment</li> <li>(D) All of the above</li> </ul> |
| 59.    | An AND matrix is used to form terms.                                                                                                            |
|        | (A) Minimum (B) Maximum (C) Product (D) Sum                                                                                                     |
| 60.    | In a DAC, the possible number of digital input is                                                                                               |
|        | (A) Fixed (B) Not fixed (C) 4 (D) 2                                                                                                             |
| Unit 4 |                                                                                                                                                 |
|        | (1) An n-bit register has a group of n flip-flops and some logic gates.                                                                         |
|        | (A) Logic Gates (B) Registers (C) ROM (D) None of the above                                                                                     |

(2) It does not have any external gate.

| (A) Simple Register (B) Buffers (C) Memory (D) RAM                                                                                                                                                                                             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (3) A register can also be used to provide data movements.                                                                                                                                                                                     |
| <ul> <li>(A) Parallel Register</li> <li>(B) Simple Register</li> <li>(C) Shift Register</li> <li>(D) All of the above</li> </ul>                                                                                                               |
| (4) There are basic types of shift registers.                                                                                                                                                                                                  |
| (A) Six (B) Four (C) One (D) Many                                                                                                                                                                                                              |
| <ul> <li>(5) This type of register accepts inputs data serially,</li> <li>(A) PIPO</li> <li>(B) SIPO</li> <li>(C) PISO</li> <li>(D) SISO</li> </ul>                                                                                            |
| (6) This type of register accepts inputs data serially                                                                                                                                                                                         |
| (A) PIPO (B) SIPO (C) PISO (D) SISO                                                                                                                                                                                                            |
| (7) This type of register accepts inputs data simultaneously and output is also coming out parallel                                                                                                                                            |
| (A) PIPO (B) SIPO (C) PISO (D) SISO                                                                                                                                                                                                            |
| <ul> <li>(8) In this type of register, data can be shifted in either right or left direction by using control signal.</li> <li>(A) PIPO</li> <li>(B) SISO</li> <li>(C) Bi-directional Shift Register</li> <li>(D) None of the above</li> </ul> |

| (9) In this type of counter, the complement of the output of the last stage of the shift register is fed back to the D input of the first state. |
|--------------------------------------------------------------------------------------------------------------------------------------------------|
| (A) Ring Counter (B) Johnson Counter (C) Straight Counter (D) None of the above                                                                  |
| 10. In this type of counter, the output of the last stage is connected to the D input of the first stage.                                        |
| (A) Ring Counter (B) Johnson Counter (C) Straight Counter (D) All of the above                                                                   |
| 11. A device that exhibits two different stable states and functions as a memory element in a binary system is known as                          |
| (A) Registers (B) Flip-Flop (C) VLSI (D) Both (B) and (C)                                                                                        |
| 12. The different types of flip-flops are, and                                                                                                   |
| <ul><li>(A) R-S</li><li>(B) D, T</li><li>(C) J-K</li><li>(D) All of the above</li></ul>                                                          |
| 13. Thelatch is an asynchronous flip-flop which can be constructed from two NAND gates connected back to back.                                   |
| (A) R-S (B) JK (C) SR NOR (D) None of the above                                                                                                  |
| 14. Memory is a circuit, which is used to store information.                                                                                     |
| (A) Accurate (B) Discrete (C) Analog (D) Digital                                                                                                 |
| 15. This is the minimum length of the write pulse.                                                                                               |
| (A) Data Set Up Time (tDW)                                                                                                                       |

| (D) None of the above                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16. This is the maximum time from the start of the valid address of the read cycle to the time when the valid data is available at the data output.     |
| <ul> <li>(A) Read cycle time (tRC)</li> <li>(B) Access time (tA)</li> <li>(C) Read to output valid time (tRD)</li> <li>(D) None of the above</li> </ul> |
| 17. A register can be either static or dynamic.                                                                                                         |
| (A) Shift (B) Parallel (C) Bit (D) None of the above                                                                                                    |
| 18. Read Only Memory (ROM), as the name suggests, is meant only forinformation from it.                                                                 |
| (A) Reading/writing (B) Writing (C) Reading (D) All the above                                                                                           |
| 19. A can be programmed only once after which its contents are permanently fixed as ROM.                                                                |
| (A) PROM (B) PRAM (C) SROM (D) None of the above                                                                                                        |
| 20. A memory in which the information stored can be erased and new information is stored is called                                                      |
| <ul> <li>(A) Non- Erasable Memory</li> <li>(B) Erasable Memory</li> <li>(C) Memory</li> <li>(D) Both (A) and (B)</li> </ul>                             |
| 21. Memory can be classified on the basis of the technology used.                                                                                       |
| (A) Non- Fabrication (B) Bipolar (C) Fabrication                                                                                                        |

(B) Data Hold Time (tDH)(C) Write Pulse Time (tW)

|     | (D) None of the above                                                                     |                                 |
|-----|-------------------------------------------------------------------------------------------|---------------------------------|
| 22. | A row decoder decodes the                                                                 | location.                       |
|     | (A) Row (B) Column (C) Row/Column (D) None of the above                                   |                                 |
| 23. | In a sequential memory, the words are stored in                                           | and out in a sequence.          |
|     | (A) Write (B) Read (C) Write/Read (D) All of the above                                    |                                 |
| 24. | A is a semiconductor memory development in nature.                                        | rice used to store information, |
|     | (A)Last table (B)RAM (C)K-Map (D)ROM                                                      |                                 |
| 25. | ROMs are well suited for the                                                              | _ manufacturing processes.      |
|     | (A)LSI (B)BSL (C)CLP (D)LSP                                                               |                                 |
| 26. | Erasing EPROM programming is accomplished belongs to the UVC range and has a frequency of |                                 |
|     | (A) 254.9<br>(B) 253.2<br>(C) 253.7<br>(D) None of the above                              |                                 |
| 27. | The EPROM eraser will emit                                                                | _ light                         |
|     | (A) Fluorescent (B) LED (C) Laser (D) UV                                                  |                                 |
| 28. | organization is essentially a and closed unidirectional contacts.                         | an array of selectively open    |
|     | (A)ROM                                                                                    |                                 |

|     | (D) All of the above                                                                                    |
|-----|---------------------------------------------------------------------------------------------------------|
| 29. | The matrix is formed by connecting one diode along with a switch between each row and column.           |
|     | (A) 3*4 (B) Diode (C) 2*3 (D) None of the above                                                         |
| 30. | The EEPROM chip is physically similar to the chip.                                                      |
|     | (A) EPROM (B) Minterm (C) POS (D) Either (A) or (B)                                                     |
| 31. | An n-bit register has a group offlip-flops and some logic gates.  (A) N                                 |
|     | (B) P                                                                                                   |
|     | (C) 10                                                                                                  |
|     | (D)0                                                                                                    |
| 32. | A register can also be used to provide movements.                                                       |
|     | (A)Bit                                                                                                  |
|     | (B) Data                                                                                                |
|     | (C) Signal                                                                                              |
|     | (D) None of the above                                                                                   |
| 33. | A memory stores data for processing and the instructions for                                            |
|     | (A) Result (B) Execution                                                                                |
|     | (C) Progress (D) All of the above                                                                       |
| 34. | Number of stored bits per unit area, which determines overall storage capacity and memory cost per bit. |
|     | (A) Area Efficiency (B) Access Time (C) Power Consumption                                               |

(B) RAM

| (D) None of the above                                                                    |
|------------------------------------------------------------------------------------------|
| 35. The chip select signal is applied to theterminal.                                    |
| (A) Chip (B) Last (C) CS (D) Either (A) or (B)                                           |
| 36. The word to be stored is applied to the data terminals.                              |
| (A) Input (B) Output (C) Logic (D) None of the above                                     |
| 37. The of the desired memory location is applied to the address input terminals.        |
| (A) Name (B) Address (C) Number (D) Level                                                |
| 38. A command signal is applied to the write-control inputerminal.                       |
| (A) Write (B) Read (C) Write/Read (D) Both (A) and(B)                                    |
| 39. A PROM can be programmed only once after which its contents are permanently fixed as |
| (A) ROM (B) RAM (C) Memory (D) Input Data                                                |
| 40. In a sequential memory, the words are stored in and read out in a                    |
| (A) Parallel (B) Sequence (C) Length (D) None of the above                               |